Loading...
2014
래스터화 알고리즘을 위한 최적의 매니코어 프로세서 구조 탐색
Architecture Exploration of Optimal Many-Core Processors for a Vector-based Rasterization Algorithm
대한임베디드공학회
논문정보
- Publisher
- 대한임베디드공학회논문지
- Issue Date
- 2014-02-01
- Keywords
- -
- Citation
- -
- Source
- -
- Journal Title
- -
- Volume
- 9
- Number
- 1
- Start Page
- 17
- End Page
- 24
- DOI
- ISSN
- 19755066
Abstract
In this paper, we implement and evaluate the performance of a vector-based rasterization algorithm for 3D graphics by using a SIMD (single instruction multiple data) many-core processor architecture. In addition, we evaluate the impact of a data-per-processing elements (DPE) ratio that is defined as the amount of data directly mapped to each processing element (PE) within many-core in terms of performance, energy efficiency, and area efficiency. For the experiment, we utilize seven different PE configurations by varying the DPE ratio (or the number PEs), which are implemented in the same 130 nm CMOS technology with a 500 MHz clock frequency. Experimental results indicate that the optimal PE configuration is achieved as the DPE ratio is in the range from 16,384 to 256 (or the number of PEs is in the range from 16 and 1,024), which meets the requirements of mobile devices in terms of the optimal performance and efficiency.
- 전남대학교
- KCI
- 대한임베디드공학회논문지
저자 정보
| 이름 | 소속 | ||
|---|---|---|---|
| 등록된 데이터가 없습니다. | |||